



2

### The System Clock

- The rate in which instructions are executed is controlled by the CPU clock
- The faster the clock rate, the faster instructions will be executed
- Measured in Hertz number of oscillations per second





The Clock

- Computers are typically (and generically) labeled on the processor clock rate
- In the early 80's it was about 1 Megahertz – million clocks per second
- Now, it is terms of Gigahertz

   <u>b</u>illion clocks per second



von Neumann

Architecture

The Information Superhighway

002 Sacramento State - 0

3

4

### Clock and Instructions



- Not all instructions are "equal"
- Some require multiple clock cycles to execute
- For example:
  - add can take a single clock
  - but floating-point math could require a dozen

Secremento State - Cook - CSc 35

5

### von Neumann Machine Architecture

- Modern computers are based on the design of John von Neumann
- His design greatly simplified the construction of (and use) computers



### Some von Neumann Attributes

- 1. Programs are stored and executed in memory
- 2. Separation of processing from memory
- 3. Different system components communicate over a shared bus



### The Bus

7

- Electronic pathway that transports data between components
- Think of it as a "highway"
  - · data moves on shared paths
  - · otherwise, the computer would be very complex



### System Bus

8

- The information sent on the memory bus falls into 3 categories
- Three sets of signals
  - · address bus
  - · data bus
  - · control bus

9 10

### Address Bus

- Used by the processor to access a specific piece of data
- This "address" can be
  - · a specific byte in memory
  - · unique IO port
  - etc...
- The more bits it has, the more memory can be accessed



### Address Bus Size Examples

- 8-bit  $\rightarrow$  28 = 256 bytes
- 16-bit  $\rightarrow$  2<sup>16</sup> = 64 KB (65,536 bytes)
- 32-bit  $\rightarrow$  2<sup>32</sup> = 4 GB (4,294,967,296 bytes)
- 64-bit  $\rightarrow$  2<sup>64</sup> = 18 EB (18,446,744,073,709,551,616)

12 11



### Historic Address Sizes

- Intel 8086
  - original 1982 IBM PC
  - 20-bit address bus (1 MB)
  - only 640 KB usable for programs
- MOS 6502 computers
  - Commodore 64, Apple II, Nintendo, etc...
  - 16-bit address bus (64 KB)

Surrements State - Code - CSr 15

n

### Data Bus

- The actual data travels over the data bus
- The number of bits that the processor uses – as its natural unit of data – is called a word



Sacramento State - Cook - CSc 35

13

### Data Bus

- Typically we define a system by word size
- Example:
  - · 8-bit system uses 8 bit words
  - 16-bit system uses 16 bits (2 bytes) words
  - 32-bit system uses 32 bits (4 bytes) words
  - etc...

Sacramento State - Cook - Cl

**Control Bus** 

- The control bus controls the timing and synchronizes the subsystems
- Specifies what is happening
  - · read data
  - write data
  - reset
  - etc...

15

16

14





17 18



### von Neumann Architecture Today

- · Because of the emphasis on memory, most real-world systems use a modified version of his design
- In particular, they have a special high-speed bus between the processor and memory



20

22

### von Neumann Architecture Today

- Think of it as a diamond-lane on a freeway
- ... or as high-speed rail which has a fixed source and destination and goes faster than the freeway





### Technological Trends

21

- Since the design of the integrated circuit, computers have advanced dramatically
- Home computer's today have more power than mainframes did 30 years ago
- A hand calculator has more power than the computer that took us to the Moon



Integrated Circuits Improved In...

- Density total number transistors and wires can be placed in a fixed area on a silicon chip
- Speed how quickly basic logic gates and memory devices operate
- Area the physical size of the largest integrated circuit that can be fabricated

24 23

### Rate of Improvement

- The increase in performance does not increase at a linear rate
- Speed & Density improves exponentially
  - from one year to the next... it has been a relatively constant fraction of the previous year's performance
  - · ...rather than constant absolute value

### Moore's Law

- Gordon Moore is one of the co-founders of Intel
- He first observed (and predicted) computer performance improves exponentially, not linearly



25

### Moore's Law

27

- Moore's Law states the performance doubles every 18 months
- This law has held for nearly 50 years





28

26

### CISC vs. How do we tip the scales?

CISC vs. RISC

- There is, an often contentious, debate on how to design a processor
- For instance:
  - · how is memory going to be accessed
  - · what instructions are needed
  - · how to encode/structure them



29 30

### CISC vs. RISC

- Typically, the debate comes down to <u>CISC</u> vs. <u>RISC</u>
- Processors are typically put into these two categories
- Rarely is a processor "pure" RISC or CISC
- It's a design philosophy with a large "gray" area



31



### RISC

- Reduced Instruction Set Computer (RISC) emphasizes simplicity
- Software should contain the complexity rather than hardware



33



### **RISC**

- So, RISC contains fewer instructions than CISC - only the minimum needed to work
- Minimalize memory access
  - only a few instructions can access memory
  - · usually limited to register load and store instructions





instructions can only use registers for calculations

**RISC Characteristics** 

Access to memory is

instructions

restricted to load/store



### **RISC Characteristics**

- Instructions typically take one clock cycle each
- The number of bytes, used by instructions, tend to fixed in size (all 32-bit, for example)



Spring 2022 Sacramento State - Cook - CSc 35

### **RISC Advantages**

- Simpler instructions simplify hardware - makes processors easier to manufacture
- Also, produces less heat and requires less energy



38

37

### **RISC Advantages**

- Fewer instructions means there is less to learn and master
- Memory access is minimalized



Sacramento State - Cook - CSc 35

**Example RISC Processors** 

- ARM
  - dominant processor used by smartphones
  - · designed to reduce transistors
  - · less cost, less heat, less power
- IBM PowerPC 601
  - developed in by IBM, Apple, and Motorola (AIM)
  - used by 1990's Macs



39

40

### CISC

- Complex Instruction Set Computer (CISC) emphasizes flexibility in instructions
- Hardware should contain the complexity rather than the software



Sacramento State - Cook - CSc 35



41 42

### **CISC Characteristics**

- Instructions can take multiple clocks – depending on how complex
- Operands are generalized each can access memory, immediates or registers



43

### **CISC Characteristics**

- Very few general-purpose registers
- The number of bytes, used by instructions, tend to vary in sizes



44

### **CISC Advantages**

- Generally, requires fewer instructions than RISC to perform the same computation
- Software is easier to write given the flexibility



Sacramento State - Cook - CSc 35

### CISC Advantages

- Programs written for CISC architectures tend to take less space in memory
- Variable-sized instructions can make it possible for the processor "evolve" – i.e. add new instructions



46

45

### **Example CISC Processors**

- Intel x86
  - evolved from the 8088 processor and contains 8-bit, 16-bit, and 32bit instructions
  - · dominant processor for PCs
- Motorola 68000
  - · used in many 80's computers
  - · ...including the first Macintosh



used in many ous computers

**Example CISC Processors** 

- VAX
  - contained even more addressing modes than we will cover
  - · specialized instructions even case blocks!
  - supported data types beyond float and int: variable-length strings, variable-length bit fields, etc...

Spring 2022 Sacramento State - Cook - CSc

47 48





49 50





51 52



Moore's Law & CISC

Memory also ran at the same speed as the processor

So, CISC was at a clear advantage – programs didn't take up as much memory as RISC

53 54

## Computer speed through the 1980's grew exponentially However, ... rate of processor growth has been far greater than memory so, memory relative to the processor's speed has gotten much slower

Moore's Law During the 80's

Processor speed

Memory speed

56

Latest Approach

55



After the 1990s, RISC architectures have incorporated some of most useful complex instructions from CISC architectures
 Rely on their micro-architecture to implement these instructions with little impact on the clock cycle

57 58



# Instruction Operand The number of operands used in an instruction varies greatly by processor More operands give greater functionality, but require more bits to store in memory Typically processors contain 1, 2 or 3 operands

59 60

### Single Operand Processors Single operand processors are also known as accumulators Operates similar to your hand calculator The accumulator register • used for all mathematical computations other registers simply are used to compare and hold temporary data

61

Examples: MOS 6502

Single Operand Instruction (CISC) 50 - (x + y)

62

### Two Operand Processors

- Allows two operands to be specified
- For computations, both operands are typically treated as input, and one is used to store the result
- Examples:
  - · x86 processors
  - PowerPC

63 64

### Two Operand Instruction (CISC) = 50 - (x + y)R1, y R2, R1 # 50 - R1 z, R2

### **Three Operand Processors**

- Allows two input values like before, but also can specify a third output operand
- The third operand can also be used as a index for simple addressing
- Examples:
  - ARM
  - · Intel Itanium

```
Three Operand Instruction (RISC)
         50 - (x + y)
       R3, R1, R2
      R4, 50
       R5, R4, R3
 store z, R5
```

65 66

```
# z = 50 - (x + y)

add R1, x, y # x + y

sub z, 50, R1
```